ASSP

**BIPOLAR** 

# **Switching Regulator Controller**

(4 Channels plus High-Precision, High-Frequency Capabilities)

# **MB3785A**

### **■ DESCRIPTION**

The MB3785A is a PWM-based 4-channel switching regulator controller featuring high-precision, high-frequency capabilities. All of the four channels of circuits allow their outputs to be set in three modes: step-down, step-up, and inverted. The third and fourth channels are suited for DC motor speed control.

The triangular-wave oscillation circuit accepts a ceramic resonator, in addition to the standard method of oscillation using an RC network.

### **■ FEATURES**

- Wide range of operating power supply voltages: 4.5 V to 18 V
- Low current consumption: 6 mA [Typ] when operating 10 μA or less during standby
- Built-in high-precision reference voltage generator: 2.50 V±1%
- · Oscillation circuit
  - Capable of high-frequency oscillation: 100 kHz to 1 MHz
  - Also accepts a ceramic resonator.
- Wide input range of error amplifier: -0.2 V to Vcc-1.8 V
- · Built-in timer/latch-actuated short-circuiting detection circuit
- Output circuit
  - The drive output for PNP transistors is the totem-pole type allowing the on-current and off-current values to be set independently.

(Continued)

### **■ PACKAGE**





### (Continued)

- Adjustable dead time over the entire duty ratio range
- Built-in standby and output control functions
- High-density mounting possible: 48-pin LQFP package

### **■ PIN ASSIGNMENT**



### **■ PIN DESCRIPTION**

| Pin N | lo.     | Symbol     | I/O | Description                                                                                                                                               |
|-------|---------|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 1<br>48 | Ca1<br>Cb1 | _   | CH1 output transistor OFF-current setting terminal. Insert a capacitor between the Ca1 and the Cb1 terminals, then set the output transistor OFF-current. |
|       | 7       | +IN1(E)    | I   | CH1 error amp non-inverted input terminal.                                                                                                                |
|       | 6       | -IN1(E)    | I   | CH1 error amp inverted input terminal.                                                                                                                    |
| CH1   | 5       | FB1        | 0   | CH1 error amp output terminal.                                                                                                                            |
|       | 8       | -IN1(C)    | I   | CH1 comparator inverted input terminal.                                                                                                                   |
|       | 4       | DTC1       | I   | CH1 dead time control terminal.                                                                                                                           |
|       | 47      | VE1        | I   | CH1 output current setting terminal.                                                                                                                      |
|       | 46      | OUT1       | 0   | CH1 totem-pole output terminal.                                                                                                                           |
|       | 3       | Ca2        |     | CH2 output transistor OFF-current setting terminal. Insert a capacitor be-                                                                                |
|       | 2       | Cb2        |     | tween the Ca2 and the Cb2 terminals, then set the output transistor OFF-current.                                                                          |
|       | 12      | +IN2(E)    | I   | CH2 error amp non-inverted input terminal.                                                                                                                |
|       | 11      | -IN2(E)    | I   | CH2 error amp inverted input terminal.                                                                                                                    |
| CH2   | 10      | FB2        | 0   | CH2 error amp output terminal.                                                                                                                            |
|       | 13      | -IN2(C)    | I   | CH2 comparator inverted input terminal.                                                                                                                   |
|       | 9       | DTC2       | I   | CH2 dead time control terminal.                                                                                                                           |
|       | 43      | VE2        | I   | CH2 output current setting terminal.                                                                                                                      |
|       | 44      | OUT2       | 0   | CH2 totem-pole output terminal.                                                                                                                           |
|       | 34      | Ca3        | _   | CH3 output transistor OFF-current setting terminal. Insert a capacitor be-                                                                                |
|       | 35      | Cb3        |     | tween the Ca3 and the Cb3 terminals, then set the output transistor OFF-current.                                                                          |
|       | 25      | +IN3(E)    | I   | CH3 error amp non-inverted input terminal.                                                                                                                |
|       | 26      | -IN3(E)    | I   | CH3 error amp inverted input terminal.                                                                                                                    |
| CH3   | 27      | FB3        | 0   | CH3 error amp output terminal.                                                                                                                            |
|       | 24      | -IN3(C)    | I   | CH3 comparator inverted input terminal.                                                                                                                   |
|       | 28      | DTC3       | I   | CH3 dead time control terminal.                                                                                                                           |
|       | 41      | VE3        | I   | CH3 output current setting terminal.                                                                                                                      |
|       | 40      | OUT3       | 0   | CH3 totem-pole output terminal.                                                                                                                           |
|       | 36      | Ca4        | _   | CH4 output transistor OFF-current setting terminal. Insert a capacitor be-                                                                                |
|       | 37      | Cb4        | _   | tween the Ca4 and the Cb4 terminals, then set the output transistor OFF-current.                                                                          |
| CH4   | 30      | +IN4(E)    | I   | CH4 error amp non-inverted input terminal.                                                                                                                |
|       | 31      | -IN4(E)    | I   | CH4 error inverted input terminal.                                                                                                                        |
|       | 32      | FB4        | 0   | CH4 error amp output terminal.                                                                                                                            |
|       | 29      | -IN4(C)    | I   | CH4 comparator inverted input terminal.                                                                                                                   |

(Continued)

### (Continued)

| Pin N                                 | lo.       | Symbol                                        | I/O                                                   | Description                                                                                                                                                                    |  |  |  |  |
|---------------------------------------|-----------|-----------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                       | 33        | DTC4                                          | I                                                     | CH4 dead time control terminal.                                                                                                                                                |  |  |  |  |
| CH4                                   | 38        | 38 VE4 I CH4 output current setting terminal. |                                                       | CH4 output current setting terminal.                                                                                                                                           |  |  |  |  |
|                                       | 39        | OUT4                                          | 0                                                     | CH4 totem-pole output terminal.                                                                                                                                                |  |  |  |  |
| Sit Se                                | 14        | OSCIN                                         | _                                                     | This terminal connects a ceramic resonator.                                                                                                                                    |  |  |  |  |
|                                       | 15        | OSCout                                        | _                                                     |                                                                                                                                                                                |  |  |  |  |
| gular<br>ator                         | 16        | R⊤                                            | _                                                     | his terminal connects to a resistor for setting the triangular-wave frequency                                                                                                  |  |  |  |  |
| Triangular-Wave<br>Oscillator Circuit | 17        | Ст                                            | _                                                     | This terminal connects to a capacitor for setting the triangular-wave frequency.                                                                                               |  |  |  |  |
| Ş <u>i</u>                            | 18        | Vcc1                                          | _                                                     | Power supply terminal for the reference power supply control circuit.                                                                                                          |  |  |  |  |
| Power Supply<br>Circuit               | 45        | Vcc2                                          | _                                                     | Power supply terminal for the output circuit.                                                                                                                                  |  |  |  |  |
| wer Sup<br>Circuit                    | 42        | GND                                           | _                                                     | GND terminal.                                                                                                                                                                  |  |  |  |  |
| Po                                    | 19        | V <sub>REF</sub>                              | 0                                                     | Reference voltage output terminal.                                                                                                                                             |  |  |  |  |
|                                       | 23        | SCP                                           |                                                       | This terminal connects to a capacitor for the short-circuit protection circuit.                                                                                                |  |  |  |  |
|                                       |           |                                               |                                                       | Power supply circuit and CH1 control terminal.                                                                                                                                 |  |  |  |  |
| Sircuit                               | 20 CTL1 I |                                               | ı                                                     | When this pin is High, the power supply circuit and first channel are in active state.  When this pin is Low, the power supply circuit and first channel are in standby state. |  |  |  |  |
| Control Circuit                       |           |                                               | CH2 control terminal. While the CTL1 terminal is High |                                                                                                                                                                                |  |  |  |  |
|                                       | 21        | CTL2                                          | <b>I</b>                                              | When this pin is High, the second channel is in active state.  When this pin is Low, the second channel is in the inactive state.                                              |  |  |  |  |
|                                       |           |                                               |                                                       | CH3 and CH4 control terminal. While the CTL1 terminal is High                                                                                                                  |  |  |  |  |
|                                       | 22        | CTL3                                          | I                                                     | When this pin is High, the third and fourth channels are in active state. When this pin is Low, the third and fourth channels are in the inactive state.                       |  |  |  |  |

### **■ BLOCK DIAGRAM**



### **■ FUNCTIONAL DESCRIPTION**

### 1. Switching Regulator Function

### (1) Reference voltage circuit

The reference voltage circuit generates a temperature-compensated reference voltage ( $\pm$  2.50 V) using the voltage supplied from the power supply terminal (pin 18). This voltage is used as the operating power supply for the internal circuits of the IC. The reference voltage can also be supplied to an external device from the  $V_{REF}$  terminal (pin 19).

### (2) Triangular-wave oscillator circuit

By connecting a timing capacitor and a resistor to the  $C_T$  (pin 17) and the  $R_T$  (pin 16) terminals, it is possible to generate any desired triangular oscillation waveform. The oscillation can also be obtained by using a ceramic resonator connected to pins 14 and 15.

This waveform has an amplitude of 1.3 V to 1.9 V and is input to the internal PWM comparator of the IC. At the same time, it can also be supplied to an external device from the  $C_T$  terminal (pin 17).

### (3) Error amplifier

This amplifier detects the output voltage of the switching regulator and outputs a PWM control signal accordingly. It has a wide common-mode input voltage range from -0.2 V to Vcc-1.8 V and allows easy setting from an external power supply, making the system suitable for DC motor speed control.

By connecting a feedback resistor and capacitor from the error amplifier output pin to the inverted input pin, you can form any desired loop gain, for stable phase compensation.

### (4) PWM comparator

#### CH1 & CH2

The PWM comparators in these channels are a voltage comparator with two inverted input and one non-inverted input, that is, a voltage-pulse width converter to control the output pulse on-time according to the input voltage. It turns on the output transistor when the triangular wave from the oscillator is higher than both the error amplifier output and the DTC-pin voltages.

### CH3 & CH4

The PWM comparators in these channels are a voltage comparator with one inverted input and two non-inverted inputs, that is, a voltage-pulse width converter to control the output pulse on-time according to the input voltage. It turns on the output transistor when the triangular wave from the oscillator is lower than both the error amplifier output and the DTC-pin voltages.

These four channels can be provided with a soft start function by using the DTC pin.

#### (5) Output circuit

The output circuit is comprised of a totem-pole configuration and can drive a PNP transistor (30 mA Max)

#### 2. Channel Control Function

The MB3785A allows the four channels of power supply circuits to be controlled independently. Set the voltage levels on the CTL1 (pin 20), CTL2 (pin 21), and CTL3 (pin 22) terminals to turn the circuit of each channel "ON" or "OFF", as listed below.

Table 1 Channel by Channel On/Off Setting Conditions.

| CTL I | pin voltage | level | On/Off state of channel  |  |     |             |
|-------|-------------|-------|--------------------------|--|-----|-------------|
| CTL1  | CTL2        | CTL3  | Power supply circuit CH1 |  | CH2 | CH3 and CH4 |
|       | Ш           | Н     |                          |  | ON  | ON          |
| ш     | Н           | L     | ON                       |  | ON  | OFF         |
| Н     |             | Н     | ON OFF                   |  |     | ON          |
|       | _           | L     |                          |  | OFF | OFF         |
| L     | )           | Κ     | Standby state*           |  |     |             |

<sup>\*:</sup> The power supply current value during standby is 10 µA or less.

### 3. Protective Functions

### (1) Timer/latch-actuated short-circuiting protection circuit

The SCP comparator checks the output voltage of each comparator which is used to detect the short-circuiting of output. When any of these comparators have an output voltage greater than or equal to 2.1 V, the timer circuit is activated and a protection enable capacitor externally fitted to the SCP terminal (pin 23) begins to charge.

If the comparator's output voltage is not restored to normal voltage level by the time the capacitor voltage has risen to the base-emitter junction voltage of the transistor, i.e.,  $V_{BE}$  ( $\pm$  0.65 V), the latch circuit is activated to turn off the output transistor while at the same time setting the duty (OFF) = 100 %.

When actuated, this protection circuit can be reset by turning on the power supply again.

### (2) Under voltage lockout protection circuit

A transient state at power-on or a momentary drop of the power supply voltage causes the control IC to malfunction, resulting in system breakdown or deterioration. By detecting the internal reference voltage with respect to the power supply voltage, this protection circuit resets the latch circuit to turn off the output transistor and set the duty (OFF) = 100 %, while at the same time holding the SCP terminal (pin 23) at the "L". The reset is cleared when the power supply voltage becomes greater than or equal to the threshold voltage level of this protection circuit.

### ■ ABSOLUTE MAXIMUM RAGINGS (See WARNING)

 $(Ta = +25^{\circ}C)$ 

| Parameter                     | Symbol | Conditions | Rat         | Unit |      |
|-------------------------------|--------|------------|-------------|------|------|
| Farameter                     | Symbol | Conditions | Min         | Max  | Onit |
| Power supply voltage          | Vcc    | _          | _           | 20   | V    |
| Control input voltage         | VICTL  | _          | _           | 20   | V    |
| Power dissipation             | Po     | Ta ≤ +25°C | _           | 550* | mW   |
| Operating ambient temperature | Тор    | _          | -30         | 85   | °C   |
| Storage temperature           | Tstg   | _          | <b>–</b> 55 | 125  | °C   |

<sup>\*:</sup> The packages are mounted on the epoxy board (4 cm  $\times$  4 cm).

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

### ■ RECOMMENDED OPERATING CONDITIONS

 $(Ta = +25^{\circ}C)$ 

| Parameter                     | Symbol   | Conditions |      | Unit |          |      |
|-------------------------------|----------|------------|------|------|----------|------|
| Parameter                     | Syllibol | Conditions | Min  | Тур  | Max      | Onit |
| Power supply voltage*         | Vcc      | _          | 4.5  | 6.0  | 18       | V    |
| Error amp. input voltage      | Vı       | _          | -0.2 | _    | Vcc -0.8 | V    |
| Comparator input voltage      | Vı       | _          | -0.2 | _    | Vcc      | V    |
| Control input voltage         | VICTL    | _          | -0.2 | _    | 18       | V    |
| Output current                | lo       | _          | 3.0  | _    | 30       | mA   |
| Timing capacitance            | Ст       | _          | 68   | _    | 1500     | pF   |
| Timing resistance             | R⊤       | _          | 5.1  | _    | 100      | kΩ   |
| Oscillation frequency         | fosc     | _          | 100  | 500  | 1000     | kHz  |
| Operating ambient temperature | Тор      | _          | -30  | 25   | 85       | °C   |

<sup>\*:</sup> The minimum value of the recommended supply voltage is 3.6 V except when the device operates with constant output sink current.

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

> Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

> No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

### **■ ELECTRICAL CHARACTERISTICS**

 $(Vcc = +6 \text{ V}, Ta = +25^{\circ}C)$ 

|                                    |                   |                                                   |                   |                                                   |       | Value | ) v, ia = ' |      |
|------------------------------------|-------------------|---------------------------------------------------|-------------------|---------------------------------------------------|-------|-------|-------------|------|
|                                    | Parameter         |                                                   | Symbol            | Symbol Conditions                                 |       | Тур   | Max         | Unit |
| Reference<br>voltage<br>block      |                   | Reference voltage                                 | V <sub>REF</sub>  | Ior = −1 mA                                       | 2.475 | 2.500 | 2.525       | V    |
|                                    |                   | Rate of changed in output voltage vs. Temperature | ΔV <sub>REF</sub> | Ta = -30°C to +85°C                               | -2    | ±0.2  | 2           | %    |
| efere<br>ofta                      | pold              | Input stability                                   | Line              | Vcc = 3.6 V to 18 V                               | -10   | -2    | 10          | mV   |
| % <sup>^</sup>                     | •                 | Load stability                                    | Load              | $I_{OR} = -0.1 \text{ mA to } -1 \text{ mA}$      | -10   | -3    | 10          | mV   |
|                                    |                   | Sort-circuit output current                       | los               | VREF = 2 V                                        | -25   | -8    | -3          | mA   |
| Ç                                  | : _               | Throphold voltage                                 | VtH               | _                                                 | _     | 2.72  | _           | V    |
| age<br>ectio                       | L.O               | Threshold voltage                                 | VtL               | _                                                 | _     | 2.60  | _           | V    |
| volta                              | >.                | Hysteresis width                                  | VHYS              | _                                                 | 80    | 120   | _           | mV   |
| Under voltage lockout protection   | circuit (U.V.L.O) | Reset voltage (Vcc)                               | VR                | _                                                 | 1.5   | 1.9   | _           | V    |
|                                    | 7                 | Input threshold voltage                           | Vth               | _                                                 | 2.45  | 2.50  | 2.55        | V    |
| uoi                                | 끙                 | Input bias current                                | Ів                | Vı = 0 V                                          | -200  | -100  | _           | nA   |
| Short-circuit detection comparator | CH 1/             | Input voltage range                               | Vı                | _                                                 | -0.2  | _     | Vcc         | V    |
| cuit                               | 4                 | Input offset voltage                              | Vio               | _                                                 | 0.58  | 0.65  | 0.72        | V    |
| t-cir<br>con                       | 3/СН              | Input bias current                                | Ів                | Vı = 0 V                                          | -200  | -100  | _           | nA   |
| Shor                               | CH 3/             | Common mode input voltage range                   | VICM              | _                                                 | -0.2  | _     | Vcc-0.8     | V    |
|                                    | ~                 | Threshold voltage                                 | V <sub>tPC</sub>  | _                                                 | 0.60  | 0.65  | 0.70        | V    |
| cuit                               | 000               | Input standby voltage                             | Vstb              | _                                                 | _     | 50    | 100         | mV   |
| t cir                              | on                | Input latch voltage                               | Vı                | _                                                 | _     | 50    | 100         | mV   |
| Short circuit<br>detection block   |                   | Input source current                              | llbpc             | _                                                 | -1.4  | -1.0  | -0.6        | μΑ   |
|                                    |                   | Oscillation frequency                             | fosc              | $C_T = 300 \text{ pF}, R_T = 6.2 \text{ k}\Omega$ | 450   | 500   | 550         | kHz  |
| a E                                | )<br> <br>        | Frequency stability (Vcc)                         | $\Delta f/f_{dv}$ | Vcc = 3.6 V to 18 V                               | _     | ±1    | _           | %    |
| Triangular                         | oscillator block  | Frequency stability (Ta)                          | Δ <b>f/f</b> dT   | Ta = -30°C to +85°C                               | -4    | _     | 4           | %    |

(Continued)

### (Continued)

 $(Vcc = +6 V, Ta = +25^{\circ}C)$ 

|                                            | Doromotor                       | Symbol            | Symbol Conditions       |                       | Value | 5 V, Ia = 1 |      |
|--------------------------------------------|---------------------------------|-------------------|-------------------------|-----------------------|-------|-------------|------|
|                                            | Parameter                       | Symbol            | Conditions              | Min                   | Тур   | Max         | Unit |
|                                            | Input offset voltage            | Vio               | V <sub>FB</sub> = 1.6 V | -10                   | _     | 10          | mV   |
| fier                                       | Input bias current              | I <sub>IB</sub>   | V <sub>FB</sub> = 1.6 V | -200                  | -100  | _           | nA   |
| Error amplifier                            | Common mode input voltage range | Vісм              | _                       | -0.2                  | _     | Vcc-0.8     | V    |
| Erzo                                       | Voltage gain                    | Av                | _                       | 60                    | 100   |             | dB   |
|                                            | Frequency bandwidth             | BW                | $A_V = 0 dB$            |                       | 800   |             | kHz  |
| ad                                         | Input threshold voltage         | V <sub>t0</sub>   | Duty cycle = 0 %        |                       | 1.9   | 2.25        | ٧    |
| 2 de<br>ntrol<br>it                        | input tilleshold voltage        | V <sub>t100</sub> | Duty cycle = 100 %      | 1.05                  | 1.3   | _           | V    |
| CH CO                                      | Input bias current              | libdt             | $V_{dt} = 2.3 V$        |                       | 0.1   | 0.5         | μΑ   |
| CH 1/ CH 2 dead<br>time control<br>circuit | Latch mode source current       | l <sub>Idt</sub>  | V <sub>dt</sub> = 1.5 V |                       | -500  | -80         | μΑ   |
| 고<br>-                                     | Latch input voltage             | Vldt              | $I_{dt} = -40 \mu A$    | V <sub>REF</sub> -0.3 | 2.4   |             | ٧    |
| ad                                         | Input threshold voltage         | V <sub>t0</sub>   | Duty cycle = 0 %        | 1.05                  | 1.3   | _           | V    |
| CH 3/ CH 4 dead<br>time control<br>circuit |                                 | V <sub>t100</sub> | Duty cycle = 100 %      | _                     | 1.9   | 2.25        | V    |
| CH 4 ie cont                               | Input bias current              | lbdt              | V <sub>dt</sub> = 2.3 V | _                     | 0.1   | 0.5         | μΑ   |
| 13/ c<br>time                              | Latch mode source current       | l <sub>ldt</sub>  | $V_{dt} = 1.5 V$        | 80                    | 500   |             | μΑ   |
| 고<br>-                                     | Latch input voltage             | V <sub>Idt</sub>  | $I_{dt} = +40 \mu A$    |                       | 0.2   | 0.3         | ٧    |
| <u> </u>                                   | Threshold voltage               | Vth               | _                       | 0.7                   | 1.4   | 2.1         | V    |
| Channel<br>control<br>block                |                                 | Іін               | Vctl = 5 V              | _                     | 100   | 200         | μΑ   |
| S S I                                      | Input current                   | lıL               | Vctl = 0 V              | -10                   | _     | 10          | μΑ   |
|                                            | Source current                  | lo                | _                       | _                     | -40   | _           | mA   |
| Output<br>block                            | Sink current                    | lo                | R <sub>E</sub> = 82 Ω   | 18                    | 30    | 42          | mA   |
| O D                                        | Output leakage current          | ILO               | Vo = 18 V               | _                     | _     | 20          | μΑ   |
| <u> </u>                                   | Standby current                 | Icco              |                         |                       | 0     | 10          | μΑ   |
| General                                    | Supply current when output off  | Icc               | _                       | _                     | 6     | 8.6         | mA   |

### **■ TYPICAL CHARACTERISTIC CURVES**



(Continued)

### (Continued)



9. Triangular wave cycle vs. Timing capacitance



Rate of change in triangular wave frequency vs.
 Ambient temperature
 (Not using ceramic resonator)



8. Triangular wave frequency vs. Timing resistance



10. Duty vs. Triangular wave frequency



Rate of change in triangular wave frequency vs.
 Ambient temperature
 (Using ceramic resonator)



(Continued)

### (Continued)

### 13. Gain vs. Frequency and Phase vs. Frequency



### 14. Error amp maximum output voltage vs. Frequency



### [Measuring Circuit]



### 15. Power dissipation vs. Ambient temperature



### ■ METHODS OF SETTING THE OUTPUT VOLTAGE

### 1. Method of Connecting CH1 and CH2: When Output Voltage (Vo) is Positive



### 2. Method of Connecting CH1 and CH2: When Output Voltage (Vo) is Negative



### 3. Method of Connecting CH3 and CH4: When Output Voltage (Vo) is Positive



### 4. Method of Connecting CH3 and CH4: When Output Voltage (Vo) is Negative



### **■ METHOD OF SETTING THE OUTPUT CURRENT**

The output circuit is comprised of a totem-pole configuration. Its output current waveform is such that the ON-current value is set by constant current and the OFF-current value is set by a time constant as shown in Figure 2. These output currents are set using the equations below.









# ■ METHOD OF SETTING TIME CONSTANT FOR TIMER/LATCH-ACTUATED SHORT-CIRCUTING PROTECTION CIRCUIT

Figure 5 schematically shows the protection latch circuit.

The outputs from the output-shorting detection comparators 1 to 4 are respectively connected to the inverted inputs of the SCP comparator. These inputs are always compared with the reference voltage of approximately 2.1 V which is fed to the non-inverted input of the SCP comparator.

While the switching regulator load conditions are stable, there are no changes in the outputs of the comparators 1 to 4 so that short-circuit protection control keeps equilibrium state. At this time, the voltage on the SCP terminal (pin 23) is held at approximately 50 mV.

When load conditions change rapidly due to a short-circuiting of load, for example, the output voltage of the comparator for the relevant channel goes "H" (2.1 V or more). Consequently, the SCP comparator outputs a "L", causing the transistor Q<sub>1</sub> to turn off, and the short-circuit protection capacitor C<sub>PE</sub> (externally fitted to the SCP terminal) begins to charge.

$$V_{PE} = 50 \text{ mV} + t_{PE} \times 10^{-6}/C_{PE}$$
  
 $0.65 = 50 \text{ mV} + t_{PE} \times 10^{-6}/C_{PE}$   
 $C_{PE} = t_{PE}/0.6 \text{ (s)}$ 

When the external capacitor C<sub>PE</sub> is charged to approximately 0.65 V, the SR latch is set and the output drive transistor is turned off. Simultaneously, the dead time is extended to 100% and the output voltage on the SCP terminal (pin 23) is held "L". As a result, the S-R latch input is closed and C<sub>PE</sub> is discharged.



### **■ TREATMENT WHEN NOT USING SCP**

When you do not use the timer/latch-actuated short-circuiting protection circuit, connect the SCP terminal (pin 23) to GND with the shortest distance possible. Also, connect the comparator's input terminal for each channel to the  $V_{CC1}$  terminal (pin 18).



### **■ OSCILLATOR FREQUENCY SETTING**

The oscillator frequency can be set by connecting a timing capacitor ( $C_T$ ) to the CT terminal (pin 17) and a timing resistor ( $R_T$ ) to the RT terminal (pin 16).

Oscillator frequency: fosc

$$\mathsf{fosc}\;(\mathsf{kHz}) \doteq \frac{930000}{\mathsf{CT}(\mathsf{pF})\; {}^{\bullet}\; \mathsf{RT}(\mathsf{k}\Omega)}$$

### ■ METHOD OF SETTING THE TRIANGULAR-WAVE OSCILLATOR CIRCUIT

### 1. When Not Using Ceramic Resonator

Connect the OSC $_{\text{IN}}$  terminal (pin 14) to GND and leave the OSC $_{\text{OUT}}$  terminal (pin 15) open. This makes it possible to set the oscillation frequency with only C $_{\text{T}}$  and R $_{\text{T}}$ .

Figure 7. When Not Using Ceramic Resonator

OSCIN OSCOUT RT CT

OPEN 1777 T/77

### 2. When Using Ceramic Resonator

By connecting a ceramic resonator between  $OSC_{IN}$  and  $OSC_{OUT}$  as shown below, you can set the oscillation frequency. In this case, too,  $C_T$  and  $R_T$  are required. Determine the values of  $C_T$  and  $R_T$  so that the oscillation frequency of this RC network is about 5% to 10% lower than that of the ceramic resonator.



#### <Pre><Precautions>

When the oscillation rise time at power switch-on is compared between a ceramic and a crystal resonator, it is known that the crystal resonator is about 10 to 100 times slower to rise than the ceramic resonator. Therefore, when a crystal resonator is used, system operation as a switching regulator at power switch-on becomes unstable. To avoid this problem, it is recommended that you use a ceramic oscillator because it has a short rise time and, hence, ensures stable operation.

### • Crystal Resonator Turn-on Characteristic



### • Ceramic Resonator Turn-on Characteristic



### ■ METHOD OF SETTING THE DEAD TIME

When the device is set for step-up inverted output based on the flyback method, the output transistor is fixed to a full-on state (ON-duty = 100 %) at power switch-on. To prevent this problem, you may determine the voltages on the DTC terminals (pins 4, 9, 28, and 33) from the  $V_{REF}$  voltage so you can easily set the output transistor's dead time (maximum ON-duty) independently for each channel as shown below.

### (1) CH1 and CH2 Channels

When the voltage on the DTC terminals (pins 4 and 9) is higher than the triangular-wave output voltage from the oscillator, the output transistor turns off. The dead time calculation formula assuming that triangular-wave amplitude  $\pm 0.6$  V and triangular-wave minimum voltage  $\pm 1.3$  V is given below.

Duty (OFF) 
$$\Rightarrow \frac{V_{dt} - 1.3}{0.6} \times 100 \, [\%], V_{dt} = \frac{R_2}{R_1 + R_2} \times V_{REF}$$

When you do not use these DTC terminals, connect them to GND.

Figure 9. When Using DTC to Set Dead Time



#### (2) CH3 and CH4 Channels

When the voltage on the DTC terminals (pins 28 and 33) is lower than the triangular-wave output voltage from the oscillator, the output transistor turns off. The dead time calculation formula assuming that triangular-wave amplitude \( \dip 0.6 \) V and triangular-wave maximum voltage \( \dip 1.9 \) V is given below.

Duty (OFF) 
$$\stackrel{.}{=} \frac{1.9 - V_{dt}}{0.6} \times 100 \, [\%], \, V_{dt} = \frac{R_2}{R_1 + R_2} \times V_{REF}$$

When you do not use these DTC terminals, connect them to VREF.





### <Pre><Precautions>

When you use a ceramic resonator, pay attention when setting the dead time because the triangular-wave amplitude is determined by the values of  $C_T$  and  $R_T$ .

### ■ METHODS OF SETTING THE SOFT START TIME

To prevent surge currents when the IC is turned on, you can set a soft start using the DTC terminal (pin 4, 9, 28 and 33).

When power is switched on, channels 1 and 2 begin discharging the capacitor (Cdt) connected the DTC1 (DTC2) terminal, channels 3 and 4 begin charging the capacitor (Cdt) connected the DTC3 (DTC4) terminal. The soft start process operates by comparing the soft start setting voltage, which is proportional to the DTC terminal voltage, with the triangular waveform, and varying the ON-duty of the OUT terminal (pin 46, 44, 40 and 39).

The soft start time until the ON duty reaches 50 % is determined by the following equation:

### For figure 13

Soft start time (time until output ON duty = 50%)

$$\mathsf{ts}\;(\mathsf{s}) = -\;\mathsf{Cdt}\;(\mathsf{F}) \times \mathsf{Rdt}\;(\Omega) \times \mathsf{In}\;(\;\frac{1.6}{2.5}\;) \qquad \ \, \stackrel{:}{=} \;0.446 \times \mathsf{Cdt}\;(\mathsf{F}) \times \mathsf{Rdt}\;(\Omega)$$

### For figure 14

Soft start time (time until output ON duty = 50%)

ts (s) = 
$$- \text{Cdt}(F) \times \text{Rdt}(\Omega) \times \text{In}(1 - \frac{1.6}{2.5}) = 1.022 \times \text{Cdt}(F) \times \text{Rdt}(\Omega)$$

Figure 13. Setting Soft Start for CH1 and CH2



Figure 14. Setting Soft Start for CH3 and CH4

Rdt 
DTC3
(DTC4)

Cdt

It is also possible to set soft start simultaneously with the dead time by configuring the DTC terminals as shown below.

For figure 15

Soft start time (time until output ON duty = 50%)

$$ts\;(s) = -\; \frac{\;C_{dt}\;(F)\times R_1\;(\Omega)\times R_2\;(\Omega)\;}{R_1\;(\Omega) + R_2\;(\Omega)} \quad \times ln\;(0.64 - \;\frac{0.36R_2\;(\Omega)}{R_1\;(\Omega)}\;)$$

For figure 16

Soft start time (time until output ON duty = 50%)

$$ts\;(s) = -\; \frac{C_{dt}\;(F)\times R_1\;(\Omega)\times R_2\;(\Omega)}{R_1\;(\Omega)+R_2\;(\Omega)} \quad \times ln\;(1\;-\; \frac{1.6\;(R_1\;(\Omega)+R_2\;(\Omega))}{2.5R_2\;(\Omega)}\;)$$

Figure 15. Setting Dead Time and Soft Start for CH1 and CH2



Figure 16. Setting Dead Time and Soft Start for CH3 and CH4

### **■** APPLICATION

### 1. Equivalent series resistor and stability of smoothing capacitor

The equivalent series resistor (ESR) of the smoothing capacitor in the DC/DC converter greatly affects the loop phase characteristic.

The stability of the system is improved so that the phase characteristic may advance the phase to the ideal capacitor by ESR in the high frequency region (see "Gain vs. Frequency" and "Phase vs. Frequency").

A smoothing capacitor with a low ESR reduces system stability. Use care when using low ESR electrolytic capacitors (OS-CON<sup>TM</sup>) and tantalum capacitors.

Note: OS-CON is the trademark of Sanyo Electnic Co., Ltd.





#### Reference data

If an aluminum electrolytic smoothing capacitor (RC  $\doteqdot$  1.0  $\Omega$ ) is replaced with a low ESR electrolytic capacitor (OS-CON<sup>TM</sup> : RC  $\doteqdot$  0.2  $\Omega$ ), the phase margin is reduced by half (see Fig. 17 and 18).





### **■ EXAMPLE OF APPLICATION CIRCUIT**



### **■ NOTES ON USE**

- Take account of common impedance when designing the earth line on a printed wiring board.
- Take measures against static electricity.
  - For semiconductors, use antistatic or conductive containers.
  - When storing or carrying a printed circuit board after chip mounting, put it in a conductive bag or container.
  - The work table, tools and measuring instruments must be grounded.
  - The worker must put on a grounding device containing 250 k $\Omega$  to 1 M $\Omega$  resistors in series.
- Do not apply a negative voltage
  - Applying a negative voltage of -0.3 V or less to an LSI may generate a parasitic transistor, resulting in malfunction.

### **■** ORDERING INFORMATION

| Part number | Package                              | Remarks |
|-------------|--------------------------------------|---------|
| MB3785APFV  | 48-pin plastic LQFP<br>(FPT-48P-M05) |         |

### **■ PACKAGE DIMENSION**



# **FUJITSU LIMITED**

All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information.

Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).

Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.

#### F0308

© FUJITSU LIMITED Printed in Japan